# SiTRA-JRA2 activity: achievements and outcomes

Aurore Savoy-Navarro, LPNHE University Pierre et Marie Curie/CNRS-IN2P3

On behalf of the SiTRA –JRA2 activity:

Members: HIP Helsinki, LPNHE UPMC/CNRS-IN2P3 Paris, Charles University in Prague, IFCA/CSIC-University of Cantabria Santander Partners: CNM-IMB Barcelona, Torino INFN and University, HEPHY in Vienna, IEKP Karlsruhe, VTT-Finland

Without forgetting to point out the instrumental contribution from all the SiLC R&D collaboration members

EUDET ANNUAL MEETING, FINAL MEETING, DESY, September 30<sup>th</sup> 2010



- Building the Silicon test beam infrastructure
  - Modules construction
  - Front End Electronics
  - Faraday cage
  - alignment
  - 3D Table
  - DAQ
  - Analysis software
- Test beams
- Transnational Activities
- Outcomes & perspectives



# SiLC Sensor order to HPK (end 2007)

#### SiLC Collaboration ordered at Hamamatsu (HPK):

- 30 pieces single-sided 6" wafer
- 5 pieces. alignment sensors of same layout, but hole for laser in backplane metallization

#### Specifications:

- Wafer thickness : 320 μm
- Depletion voltage around 75V
- 1792 AC-coupled strips, individu via poly-Si resistor (20MOhm)
- Strip pitch: 50 μm pitch,
- Strip width: 12.5μm
- No intermediate strips
- Additional test structures around the wafer

Already a new step w.r.t those in current LHC trackers.

HEPHY fully tested them in order to establish the next steps (test structures). HEPHY & LPNHE built Si modules with these HPK sensors & characterize them in test beams (see later)







## 2008-09 SPS beam on test structures



### Spatial resolution vs strip geometry



9 μm resolution if no intermediate strip
5 or 6 μm resolution if 1 or 2 intermediate strip





# HPK strip sensors for alignment

#### Implemented:

 Ø~10 mm window where Al back-metalization has been removed

Suggested (not cost effective for small batches):

- Strip width reduction (in alignment window)
- Alternate strip removal (in alignment window)



 They are alignment friendly, but not optimized for transmittance: no Anti-Reflection Coating (ARC).

#### Fully characterized at Lab test bench & May 2010 at CERN SPS



A.F. HPK used to make the alignment system



# Module construction: Mechanical conception

Module are made of one or more sensors and constructed
With a conservative approach, i.e.:
F.E. Hybrid board ensure some flexibility for connection
with front end electronics (depending FE ASIC)
Choice of robust support structure to ease numerous
manipulations at test bench or test beam
Protection box for transportation or storage.







# Tools for construction of modules:

Need for developing new expertise & tooling at LPNHE and
 Bonding Lab at CERN
 Existing expertise & tooling: IEKP , HEPHY



The mounting of sensors on support structure

# The fabrication and the module (LPNHE)

Automatized gluing machine

## **MODULES BUILT for LPTPC** (*IEKP+HEPHY*)

- aluminium on quartz **Intermediate Pitch Adapter** to connect the CMS R2 pitch of 143  $\mu$ m to the readout strips of the HPK sensor with a pitch of 50  $\mu$ m Helsinki Institute of Physics (HIP)
- two carbon fibre T-beams are the backbone of each silicon detector – 2 rectangular beams from SECAR Technologies glued together









# **Module Stack**

 & Modules have been screwed together
 To be mounted in between EUDET telescope
 & Stack of 8 modules would allow us autonomous tracking





# Faraday and cooling cage



# F.E.E. General description

Full readout chain integrated in one chip developed in two steps

- Preamp-shaper
- Sparsification analogue sums
- Sampling pipe-line

EYOND EUDET BASELINE

- Analogue event buffering:
- > On-chip digitization

- : Occupancy: 8 deep event buffer : 8-bit ADC
- Calibration and calibration management
- > Full digital handling of the chip running operation
- Power switching (ILC duty cycle)
- Fault tolerance

In addition: two "conventional" FE ASIC: VA1' and APV25

: Trigger decision on

: 8-deep sampling analogue





# Ultimate goal: Developing a mix-mode FE readout with pulse-height reconstruction, zero suppression, full digital control (highly fault tolerant, flexible/robust) power cycling, in DSM CMOS technology





# Beyond #1: SiTR\_88-130UMC version



**Overall power dissipation per channel: 1.2mWatt** 

## BEYOND #2: Development of SiTR\_130IBM-128 full mix mode FE readout ASIC

### **SITR\_BLOCS**

Revised Design of the main components of the analogue FE architecture of the SiTR ASIC, following the recommendations of the Review Committee of March 15, 2010 (International experts from CERN and E.U. Institutes).

Work performed at LPNHE with collaboration of Microelectronics Pole Alsace (T.H. Pham & Software experts) and CERN Microelectronics Group

CMOS IBM 130 nm (1.5 V)

 $\rightarrow$ 

3 different amplifier-shaper designs (CR-RC programmable; 3 bit)

Single ramp Wilkinson ADC (8 bits)

Analogue memory cell with write/read switches.

Successfully submitted to IBM Foundry via CERN on June 15

17

### **Amplifier - Shaper V1**

Rachid Sefri Thanh Hung Pham



Rachid SEFRI @ LPNHE

Journées VLSI

LAL Juin 2010

### **Amplifier - Shaper V2**

Rachid Sefri Thanh Hung Pham





Gain : 20 mV/MIP Sh \_Time: 550ns – 1us Bruit @ 1 us : ~ 189 + 18,9 e/pF Linéarité < 1% ( 15 MIP ) Consommation : 334 uW

### **Amplifier - Shaper V3**

Rachid Sefri Thanh Hung Pham





#### Gain : 20 mV/MIP

Sh \_Time: 700 ns - 1 us

Bruit @ 1 us : ~ 698 + 17.7 e/pF

Linéarité < 1% (15 MIP)

Consommation : 540 uW



FRI @ LPNHE



### **New ADC Layout**

#### Amine Lazhar, Master INSA-Lyon, LPNHE



Source de courant

Demux 8 à 1

### **Analogue Memory cell**

#### Rachid Sefri



Rachid SEFRI @ LPNHE

Journées VLS

LAL Juin 201

### SiTR\_Blocs Layout

3 solutions preamplifier shapers

> 3 prototypes operational amplifiers







68 Pads (17 pads\*4).



# Beyond baseline: the 128 ch Si-FE ASIC



Beyond the SiTR\_130-UMC deliverable achieved in 2008 with test beam on Si prototype, a new version is developed in two steps and aims to a full mix mode Analogue/Digital chip - The first step was keeping the UMC technology -> SiTR\_130-88 - The second step now underway, with IBM-130 technology and upgraded analogue FE & digital parts will give the 128 ch ASIC. This chip will then be able to equip larger size Si prototypes, these coming years. It is also requested for other applications (see section on outcomes)





# DAQ software



NARVAL: o Distributed DAQ written in **ADA** language o Divide the acquisition into activities called actors (ADA) o 3 basic actors: Producers > Filters > Consumers o Dedicated Libraries in C/C++/ADAo High Flexibility with very simple scripts & xml files





### **Testbeam Analysis**

# In a testbeam, we study prototype modules (reliability, S/N, charge sharing, resolutions etc.). Therefore,

- o Geometry of testbeam setups is intentionally made simple
- o Tracking is used for alignment and calculation of resolutions. Simple tracking is used to obtain simple statistics of residuals for resolution estimates

#### So testbeam analysis is different from analysis in big experiments, BUT

- o Studies of resolutions and detector response statistics can help to correctly define the parameters of tracking engines.
- o Studies of cluster parameters and charge sharing can contribute to better hit reconstruction



#### **Analysis workflow**

- BLACK" correction: Pedestal and common noise subtraction
- Hit reconstruction 1: Centre-of-gravity
  - "WHITE" correction 1: gain equalization
  - Rough alignment of detectors and tracking
  - Hit reconstruction 2: Eta correction
  - "WHITE" correction 2: Large scale response correction to eliminate edge effects

Final alignment, calculation of resolutions

#### **Error Analysis**

 Bootstrap resampling error analysis of alignment and tracking parameters and resolutions

#### Simulations

- **GEANT 4 simulations of particle tracks**
- Verification of analysis results and error analysis on simulated tracks
- Verification of specific simulations for individual analysis steps, such as gain equalization

#### The Prague Tracking Package

- Hit alignment (aka pattern recognition) Scott and Longuet-Higgins iterative scheme
- Detector alignment based on Karimaki looking for best alignment updates of residuals in local coordinates.
- White correction algorithms gain equalization and large-scale response equalization
- Tracking: Straight line fits for alignment and resolutions
- Detector resolutions estimates all resolutions based on covariance matrix of fit residuals
- Bootstrap error analysis
- Validation by Geant 4 based MC

# **ALIGNMENT: Initial Proposal**



- Contribute to the SiTRA infrastructure by providing a laserbased alignment system.
- In brief: Usage of collimated laser beams (IR spectrum) going through silicon detector modules. The laser beams would be detected directly in the Si-modules. (AMS-I Idea)
  - CMS-Like sensors with optical windows as "baseline deliverable"



Part of the EUDET FP6 tracking prototype AIM: Assessment of SNR for backside removed metallization.

Comparison between track-based and laser alignment.



# **Beyond the EUDET baseline**



- Transparent sensors for Si-tracker position monitoring.
- R&D line Improve the photodetection characteristic of "conventional" microstrips sensors.
- Two handles:
  - Replacing non-transparent Al electrodes by a Transparent Conductive Oxide (ITO, AZO, Poly,...)
  - Adjusting the layer thickness to reduce reflectance, including the AR coating in the default sensor design.



# **Beyond the EUDET baseline (2)**

- 5+1 wafers
- 12 µstrip detectors per wafer (6 with intermediate strips, without metal contacts)
- 50 μm RO pitch
- (25 µm interm. strip)
- 256 RO strips
- 1.5 cm length varying strip width (3,5,10,15 μm)







After last passivation layer Tmax about 60% (7 layers) Compare with 20% @ CMS



# Banc de test autonome et portable a multiples applications + DAQ associe

*Ex: test d'un systeme d'alignement:* 





Tests of alignment system based on AF HPK sensors

Alignement test with IR laser



# Motorized 3D Table (Torino)

- suitable for testing Silicon sensors, pixel and microstrips in a beam test,
- DUT can be moved and rotated with respect to the beam line.
- built in a modular way, so that it can arrange different types of DUT, with alignment telescopes or without.
- 5 motors are controlled remotely via RS232, to set positions and angles, via LabVieW application
- Eudet-Memo-2007-59



Movements: Base A DZ=28 cm Base B DY=20cm Base C DZ=16cm Support D, DY=5cm,Dphi=+-90<sup>0</sup>



## BEYOND EUDET: NEW 3D Table (Torino)



LabView based GUI allowing adjustement of 5 available movements

- 5 motorized & controlled movements:4 linear+1 rotation 2 movements for positioning test bench; 3 for a 3D scan of the DUT

- Main feature: highly precise position repeatability: with Linear mvt 
0.1mm and rot
0.01 degree (tested by TB)

- Control & monitor via serial line by LabView and through Ethernet to DAQ thus recording DUT positions/each run

**beam** 

infrastruc

Movement for

Faraday cage

Test set up

# **Test Beams since October 2006**

**DESY 2006** 



During October and November 2006, the first SiLC test beam took place at DESY. 3 prototype modules were tested in a beam of 1-6 GeV electrons. DESY TB telescope

| Notation | sensor | pitch [µm] | total length<br>[mm] | FE electronics  | BEAM AREA | CONTROL ROOM                    |
|----------|--------|------------|----------------------|-----------------|-----------|---------------------------------|
| А        | GLAST  | 228        | 900                  | 228 nm + VA1    |           | REMOTE<br>MONITOR &<br>KEYBOARD |
| В        | CMS    | 183        | 283.5                | 180 nm + VA1    | Coinc     | Coinc TRIG<br>OUT CUT           |
| С        | CMS    | 183        | 283.5                | VA1 (reference) | Scint T   |                                 |



**GOAL**: Test of SiTR\_180 + various Si protos S/N=15

RMS 25.39



### Test Beam DESY, oct.2006

#### First Combined TB of 1<sup>st</sup> SiTRA infrastructure with EUDET telescope, Nov 2007



Goal: test the Prototype equipped with new HPK strip sensors and the new SiTR\_130 FE chip





#### **Test beam on HPK test strutures**





Performed on H6B SPS-CERN in August 2008. Goal: Characterization of the test structures in the HPK sensors



A.F. HPK sensors

# Standalone T.B. infrastructure



TB system for testing any new Si module with strips or pixels & any new FEE and/or DAQ Electronics. First & successful test in May 2010 at SPS-CERN (alignment sensors).



First TB with the new

**CERN SPS, May 2010** 

Standalone multipurpose TB SiTRA infrastructure



### Institute of High Energy Physics

The Sensor Designs



#### ONGOING NOW in 2010





Test beam at SPS-beam 2009 → 2010

Combined with EUDET Telescope

# Not due to noise increase but to signal loss

Reason:

- capacitance of integrated coupling capacitor gets extremely low when metal strip moves away from implant in routing region
- Remedy: routing on dedicated, second, metal

Results from 2009 test beam TA #2 in 2010 currently running At CERN SPS (th bergauer)



Chip glued on sensor: wire or bump bonding And test new DSSD-HPK

### Activities in 2010: transnational activities

Transnational Activity #1: Test beam at CERN led by D. Gamba (Torino)

An upgraded version of the SiTRA test infrastructure was used by the Torino team to calibrate their new 3D motorized and fully automatized 3D Table with very high precision movements.

This Table after EUDET is a new general facility that will be used by Torino's teams. (Torino is an important sezione of INFN and contributes to LHC-CMS and ALICE-, as well as a number of other experiments in particle, nuclear and astroparticle physics, with important participation to detector R&D and construction.)

At the same time it allowed testing the performances of new HPK microstrip sensors especially treated for the alignment.

(more on the early slide on the new 3D automatized Table)

Participants to this test beam:
D. Gamba, G. Alampi, G. Cotto, P Mereu (Torino INFN and University)
A. Charpy, J. David, M. Dhellot, P. Ghislain, F. Kapusta, A. Savoy-Navarro (LPNHE)
M. Fernandez-Garcia (IFCA)
Contribution from Z. Dolezal for the Telescope PMs.

Test beam at SPS CERN: May 10-17 with proton beam of 120 GeV.

EUDET-memo in preparation

### TN#3: Test of new edgeless Si sensors (IRST+VTT)



### **TA-EUDET: Cosmic test with ATLAS tile starting 2010**



#### ATLAS Hadronic Calorimeter Tilecal

- Sandwich of iron and scintillator
- Segmentation period
  - Iron: 5+4+5 mm
  - Scintillator 3 mm

#### Interest:

- Measure z coordinate of the impact point and phi
- Precision:
  - z: < 1 mm
  - Phi: < 2 mrad
- Area:
  - ~100 mm z
  - ~200 mm R x phi
- Rate: 0.01 /cm<sup>2</sup> /s



#### Proposal for the usage of EUDET TA2/SI\_STRIP infrastructure at CERN in November 2010

#### ATLAS Tilecal collaboration (part)

Institute of Physics, Academy of Sciences, Prague, Charles University in Prague, Institut de Fisica de L',Universitat de Valencia-CSIC, CERN

Team leader: Stanislav Nemecek, Institute of Physics, Academy of Sciences, Prague

#### Silicon test infrastructure

2 Silicon modules Modules currently used as XY-Telescope RO pitch: 100 µm FEE & DAQ of test infrastructure Easy to associat to the ATLAS Tile cosmic ray test set-up DAQ synchronized with common trigger busy signals (at rate ~ 1 Hz/wafer)

Floors painted Cesium zone enlargement is in progress Cosmic ray trigger – Installed top/bottom scintillator pairs for long barrel module

#### ATLAS-TILE test set-up at CERN

#### 3 Task to be studied

The main motivation is to study the counic muon response using rather precise information of the muon track passing through the calorimeter. This tracking information is expected to be delivered by the Si-strip detector. The response can then be compared to the testbeam results (where tracking info was provided by the beam chambers) and to that of cosmic muons in the full ATLAS setup. Studies

will focus especially on the intercalibration of the Tilecal radial layers and associated systematics.



This test set-up be pursued these next coming years

# **Outcomes and perspectives**

Beside the obvious synergy with the upgrades of the large area Si tracker at LHC (ATLAS & CMS) already underway at the start of this E.U. programme, EUDET developed a strong collaborative effort on T.B. with important outcomes and perspectives:

- Opening to CLIC (FEE, time stamping, sensors etc...
- ATLAS TileCal
- Interest by short term future experiments
  - BELLE II
  - g-2/EDM JPARC experiment

EUDET Programme was a tremendous asset for the SiTRA and the whole SiLC R&D collaboration.

In counterpart, all what was developed within EUDET will be instrumental for near/far future Si tracking applications

