# Update on forward tracking from the Spanish future collider network

Pixel solution for forward region (IFIC/DEPFET) Micro-strip detectors with intrinsic gain (IFCA/CNM-IMB) FTD thermo-mechanical (IFCA/IFIC Valencia)



ILD optimization workshop, DESY, February 2016

M. Vos, IFIC (UVEG/CSIC) Valencia



M. Vos, ILD, DESY, feb 2016

# Forward tracking (is)

#### **Important:**

Forward tracking at the next e+e- collider. Part I: the physics case, JINST 4 (2009) P08002

#### Many processes are forward-peaked at $\sqrt{s} >> m_{z}$

- Higgs boson through VBF
- Di-boson production
- Any t-channel with a light mediator
- Bread-and-butter  $e^+e^- \rightarrow f\bar{f}(\gamma)$

#### **Challenging:**

Forward tracking at the next e+e- collider. Part II: experimental challenges and detector design, JINST 8 (2013) T06001

#### Hard to keep good performance vs. polar angle

- backgrounds ( $\gamma\gamma \rightarrow$  hadrons)
- pattern recognition, low  $p_{T}$  tracks

(see previous talk)

- $p_{_{\rm T}}$  resolution  $\rightarrow$  orientation magnetic field
- vertexing  $\rightarrow$  distance + material

## Final DEPFET half-ladder

### Fully functional.... major milestone for the Belle II project!



And it works... detailed electrical characterization + TB ongoing



Marcel Vos, ILD, DESY, feb 2016



# thermo-mechanical

CF support disk for ILD-FTD1 in production in INTA, Madrid







#### Laci Andricek, HLL Munich

Mechanical samples for all-silicon petals. Most of the area is thinned to 75  $\mu$ m, resistor circuits emulate power consumption of sensor and ASICs following DEPFET pattern.





# Integrated cooling!





**d)** anisotropic deep etching opens "windows" in handle wafer









# Integrated cooling!







Figure 1. General view of a wafer with the new resistive microstrip detectors fabricated at IMB-CNM clean room

# Use CNM in-house processes: capability for thin 6" wafers, full custom implants and segmentation (pixel/strips)



Signal multipllication in the sensor  $\rightarrow$  higher S/N or thinner silicon sensor





M. Vos, ILD, DESY, feb 2016

# ILD-FTD design



# FTD: detailed design

#### A detailed design for innermost Forward Tracking Disks (and VXD)

 $\rightarrow$  end-of-ladder material (technology-specific)

 $\rightarrow$  cables & services (generic, inner-tracker level problem)



INSTITUTO DE FÍSICA CORPUSCULAR

M.A. Villarrejo (engineer at IFIC) needs ILD contact

## Assembly procedure



# Envelopes





(11)

IMarcel Vos, ILD, DESY, feb 2016

## Engineered design

#### $\rightarrow$ feed back into simulation for increased realism



(12)

IMarcel Vos, ILD, DESY, feb 2016

# Impact on physics

Minimize the impact on physics of service material Vertexing at low angle with FTD requires no material in front of silicon, but VTX barrel services must go out... Requires inner-detector-wide solutions!



Radiation length contribution of the elements before the first sensitive layer





#### A decision that needs to be taken...



See also CLIC study LCD note 2011-031

## Forward Pattern Recognition is a problem



Reconstruction of lowmomentum forward tracks has never worked well in ILD

Too few layers, too much space in between....

Algorithms have improved, but problem seems to remain

Need good efficiency AND low fake rate!

This affects physics analyses!

V. Bilokin, TopLC15

# Forward tracking



The forward tracker has to cover a dense region, with very few measurements. **Do we need to reinforce the FTD?** SiD has complete VXD end-cap and also CLIC opted for this design, M. Vos, D. Dannheim et al, arXiv:1203.0942

Slide from AWLC14





#### A simplified view



ILC-SiD:  $L_{barrel} \sim 6.25 \text{ cm}$ ,  $z_{gap} \sim 1 \text{ cm}$ ,  $d \sim 2 \text{ cm}$ ILC-ILD:  $L_{barrel} \sim 12.5 \text{ cm}$ ,  $z_{gap} \sim 10 \text{ cm}$ , d > 10 cmCLIC-iLD:  $L_{barrel} \sim 12.5 \text{ cm}$ ,  $z_{gap} = 2 \text{ cm}$ ,  $d \sim 3 \text{ cm}$ 

## A concrete proposal



Alternative geometry to be tested for tracking (especially pattern recognition) performance:

IA real compact VXD end-cap, with five closely spaced disks, instead of two large pixelated disks far away IReduced gap between barrel and first FTD disks (include disks in cryostat if needed)



## Summary

#### **R&D** programme progressing steadily

- measurements on thermo-mechanical performance of ultra-transparent detectors
- complete mechanical solution + integrated cooling
- micro-strip detectors with internal gain

#### FTD design

- engineering design for services exists
- important design choices pending since a few years
- reinforce FTD pixels for pattern recognition for low momentum forward tracks